## ICM-3216 INTEGRATED COMPUTER MODULE #### **FEATURES** - Series 32000<sup>TM</sup> Computing Cluster - NS32016 32/16-bit Central Processing Unit - NS32201 Timing Control Unit - NS32082 Memory Management Unit - NS32081 Floating Point Unit - NS32202 Interrupt Control Unit - Four asynchronous RS232C compatible serial ports - CENTRONICS compatible Printer Port - Full SCSI Interface - MiniBus I/O Interface - Time of day clock/calendar with battery backup - 1 8 Mbytes of Random Access Memory - EPROM sockets for 16K to 128Kbytes of EPROM - System V/Series 32000<sup>TM</sup> available as an option #### **OVERVIEW** Integrated Computer Modules are designed to provide "supermicrocomputer" solutions to the OEM for applications in the office automation, workstation, graphics and process control areas. These Series 32000 based modules are not designed around any "Industry Standard Bus" but are, rather, designed as single board Computers which access memory across a very fast private bus designed to enhance the Series 32000 operation. The modular concept employs a generic base board used by all the units along with a "personality" board to provide the required functionality. This improves Price/Performance: Price decreases because there is no need for bus and backplane; Performance increases because there is no need for wait states while waiting to get on the bus. We do, however, retain the bus-like quality of having configuration options. The ICM-3216 is a complete computer system contained on two 11.02 in. (300mm) X 9.18 in. (233 mm) printed circuit boards. This Integrated Computer Module will add the power of the Series 32000 processor chip set to National Semiconductor's line of board level microcomputer products. The CPU cluster (CPU, TCU, MMU, FPU, and ICU), PROM sockets, serial interfaces, address mapping logic, SCSI interface, parallel port, memory interface and MiniBus interface resides on the CPU unit. RAM resides on a single printed circuit board which is the same size as the CPU unit. Up to UNIX is a trademark of AT&T Bell Laboratories. Series 32000, System V/Series 32000, and CIMBUS are trademarks of National Semiconductor Corporation. Translation Buffer are allocated and replaced by the MMU. The programmer is not involved in the process. The Translation Buffer is a content-addressable memory. The virtual page frame number (the 15 high order bits of the virtual address) and the address space bit are compared to the entries in the buffer. If the virtual page frame number is present in the buffer, the mapped physical address is output immediately. This is the case approximately 98% of the time, so most address translations take only one additional clock cycle. When the virtual page frame number is not present in the buffer, a control line is set, indicating to the control block that the memory page tables should be referenced. When this occurs, the MMU gets the corresponding mapping from memory and replaces the least recently used entry in the Translation Buffer with the new mapping. ## NS32081 FPU (Floating Point Unit) The NS32081 Floating Point Unit implements the most commonly used floating point functions in hardware to yield a great increase in speed over the software routines which it replaces. For example, a multiply routine in software requires approximately 1500 microseconds to execute. With the FPU, that time is reduced to approximately five microseconds. The Floating Point Unit functions as a slave processor to the NS32016 (or any other Series 32000 CPU). Its high speed instruction set is consistent with the full two-address architecture and powerful addressing modes of the Series 32000 microprocessor family. The NS32081 FPU operates on two floating-point data types: single precision (32-bits) and double precision (64-bits). In addition, the FPU performs conversion between integer and floating-point data types. Integers are accepted and generated by the FPU as two's-complement values of byte (8-bit), word (16-bit) or double word (32-bit) in length. Arithmetic operations include Add, Subtract, Multiply, Divide and Compare. Several Move and Convert instructions are also included. #### NS32202 ICU (Interrupt Control Unit) The NS32202 Interrupt Control Unit is the interrupt controller for the Series 32000 microprocessor family. The ICM-3216 uses the ICU in the eight bit mode which allows for up to 16 hardware interrupts with programmable priorities. Four lines are used with the serial ports, one with the MiniBus controller, one with the SCSI port, one with the printer, and one with the real time clock. The remaining eight lines are available for use by the programmer. #### **SERIAL COMMUNICATIONS** Two 2681 Dual Asynchronous Receiver/Transmitters provide four independent, full duplex, asynchronous receiver/transmitter channels with software selectable baud rates to 19.2 Kbaud. Two of these channels use the DB25 connector and implement the full set of RS232 signals: - Tx Data - Rx Data - Request to Send - Clear to Send - Data Set Ready - Data Terminal Ready - Carrier Detect The remaining RS232 channels use the RJ-11, six wire modular telephone jacks and implement the following signals: - 1 SEND DATA - U\_SEND\_DATA - I\_MAY\_SEND - U\_MAY\_SEND #### PARALLEL PRINTER PORT/INPUT PORT One parallel port is provided. Direction of the port is software configurable. The CPU controls operation by accessing the parallel port command, status and data registers. The system will be shipped with the port configured as a parallel Centronics printer port designed to operate with the IBM PC type printer cable. #### TIME OF DAY CLOCK WITH CALENDAR The ICM-3216 Time of Day Clock with Calendar uses the MM58274 Real Time Clock/Calendar chip. It functionally consists of 13 4-bit binary coded decimal (BCD) counters ranging from tenths of seconds to tens of years, plus a day of the week counter. These counters are updated synchronously every tenth of a second. Leap years are automatically registered. Time can be programmed for the 12 hour mode (with AM and PM) or the 24 hour mode. Clock/Calendar Addressing is shown in the following table. The clock/calendar circuitry has battery back-up to keep the time current when no external power is supplied. #### SMALL COMPUTER SYSTEM INTERFACE (SCSI) The Small Computer System Interface (SCSI) is an Intelligent Peripheral Standard defined by the American National Standard Institute (ANSI). SCSI is derived from the Shugart Associates Standard Interface (SASI), which is based on the IBM I/O channel. ANSI has defined Command/Status Sets for five types of I/O devices: Random Access - Rigid and Flexible Disk Sequential Access - Start/Stop and Streamer Tape Write Only Devices - Printers and Plotters Processor Devices - Host to Host Communications via SCSI Network Devices - Host to Host Communications via LAN The use of the ANSI Standard will reduce the system integration time by providing plug compatibility and command standards for the peripherals and allowing utilization of existing I/O drivers. ## CLOCK/CALENDAR ADDRESSING | ADDRESS | READ OR WRITE | FUNCTION | |----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | A00000<br>A00002<br>A00004<br>A00006<br>A00008<br>A0000A<br>A0000C | READ WRITE READ,WRITE READ,WRITE READ,WRITE READ,WRITE READ,WRITE READ,WRITE | Control register staus Control register command Seconds-tenths Seconds-units Seconds-tens Minutes-units Minutes-tens Hours-units | | A0000E<br>A00010<br>A00012<br>A00014<br>A00016<br>A00018<br>A0001A<br>A0001C<br>A0001E | READ, WRITE | Hours-tens Days-units Days-tens Months-units Months-tens Years-units Years-tens Day of week Clock setting register | ICM-3216 uses SCSI to control the interface to rigid disk and to streamer tape. SCSI will be controlled by an I/O channel controller supporting the full asynchronous SCSI protocol, including arbitration and recognition. The interface operates only as an initiator on the bus; the peripherals connected to the bus operate as targets. The interface is implemented using a Z80B microprocessor and an LSI (NCR 5385E) SCSI device. This controller handles the physical path management between the NS32016 CPU (host) and the target disk or tape device including arbitration, selection, disconnection and reconnection. The operation starts when the host 32016 places a command descriptor block (as defined by SCSI) in memory. The I/O channel controller acquires the SCSI bus during the arbitration and selection phase, supplies the command to the selected target, manages the transfer and interrupts the CPU when the target issues the command complete message. The I/O channel controller does no interpretation of the commands or data transmitted between the host and the target; it only manages the transfer. The full power of the SCSI command structure is available to the host without the host suffering the overhead of the SCSI physical path management. The SCSI can be connected to as many as seven target controllers, each of which can control up to eight subchannels operating concurrently. Each subchannel will control one separate logical device on the SCSI bus. This permits overlapping disk operations for read, write, seek, etc. The I/O channel controller is initialized by I/O commands. Subchannel target commands are controlled by I/O Control Blocks (IOCB) in main memory. Once the host sets up the command in memory, the I/O channel will complete the command and interrupt the host. The host then examines the IOCB(s) to check for errors or for proper completion. Data transaction between dynamic RAM and a target are accomplished with direct memory access of 16-bit word transfers. This will provide 1.5 Mbyte per second (full SCSI bandwidth) transfer in or out of dynamic RAM while still permitting the CPU access to the dynamic RAM an average of 50% of the time during target transfers. #### **MINIBUS** MiniBus is a high performance, synchronous 16-bit bus with full support for multiprocessors, complete with parity on address and data lines and physical addressing of all MiniBus masters (8 maximum). The MiniBus interface is provided through the MiniBus Interface Controller (MBIC). This single CMOS LSI compatible component attaches directly to the NS32016 bus and provides the complete bus interface. MiniBus is not designed to compete with any of the 32-bit buses whose purpose is to satisfy the bandwidth requirements of multiple 32-bit processors. Rather, it is intended to provide a low cost, low power, low real estate bus with similar multiprocessor system characteristics on a smaller scale (16 bits of data, 8 masters). Virtually all the LSI peripheral chips to support LAN's, Disks, terminals, floppies, tapes, GPIB and other system requirements are designed in 8- or 16-bit widths and are cheaper and more convenient to implement on a 16-bit bus when bandwidth permits. MiniBus is designed for these types of applications and provides very cost effective solutions in these situations. #### **MEMORY** The ICM-3216 memory board contains the dynamic RAM for the ICM-3216 Integrated Computer Module. This board is populated by 144 RAM devices organized with an 18-bit wide data bus which allows for 16 bits of data plus byte parity. The board is design to accept either 64K or 256K 150 nsec dynamic RAM devices which operate with the Series 32000 CPU cluster at 10 MHz with no wait states for RAM access. With 64K dynamic RAM devices installed, it will provide 1 Mbyte of memory. With 256K RAM devices installed, 4 Mbytes of memory are available. The system design permits a maximum of two memory boards, each containing the same RAM device types, to be installed in the system. This allows 1, 2, 4 or 8 Mbyte systems to be produced. Interface between the CPU board and memory board(s) is provided by two connectors. The MiniBus connector is used to provide power and ground connections and to provide structural stability for the Integrated Computer Module. The memory port is proprietary and is designed to enhance NS32016 operation with the Integrated Computer Module and contains all necessary address, data, control and timing signals to provide this optimized operation. Two EPROM sockets are provided on the CPU board. These sockets can be configured for a single pair of 2764, 27128, 27256 or 27512 devices for 16 Kbytes to 128 Kbytes of ROM memory space. When operating with System V/Series 32000, the boot PROM provided will begin at address location 00 on power up or reset and will remain in this location until the first time address bit A23 is set to 1. At this time, PROM address is changed to start at address 800000H. The boot PROM contains the initialization program that executes upon power-up or reset and a stand-alone ROM Monitor for ICM-3216. The following functions are provided: - Display the sign-on message upon power-up or reset - Perform on-board diagnostics #### INITIALIZATION Upon power-up, the following ICM-3216 parameters are initialized: The console channel baud rate is set to 9600 baud. The character structure is set to 1 stop bit and 8-bits, no parity. A unique value is written into all 1 Mbyte increments, then read back again. Addresses will wrap around if the system is less than fully configured. The MiniBus Interface Controller is initialized by unlocking the interrupt circuitry so that a power fail or Bus Conflict NMI can get through. The Memory Management Unit, Floating Point Unit, Interrupt Control Unit, MiniBus Interface Controller registers and the parallel port are initialized. #### POWER ON CONFIDENCE CHECKS Various power-on confidence checks are performed to insure that certain basic functions of ICM-3216 are working correctly. Memory and the parity circuits are tested as follows: Parity Circuit: Data with even parity is written out and then read back with odd parity. A check is made for an NMI due to parity errors. This test is performed for two different bytes to insure that the correct byte and appropriate RAM is indicated. Memory: A hexidecimal pattern is written to all memory locations. It is then read back, checking for parity errors. The system cleans up by writing zeros to all memory locations. #### • Format Disk This allows a user to format a raw disk for use with the system. The disk must previously have been connected to the SCSI channel. The user then follows a menu to supply format parameters. #### • Load Disk from Tape Drive System V/Series 32000 is supplied to the user on a 30 Mbyte (600 ft) tape cartridge. The user copies from tape to disk using the monitor's copy command. The ICM-3216 system must be configured with a console, a disk drive and a tape drive. At least 28 Mbytes of disk space is required. #### • Execute the Monitor Program The monitor operates in one of two modes, controlled by a software switch: User Mode: the monitor reads command inputs from a terminal and executes the command with a Line Feed ( $\langle LF \rangle$ ). System Mode: input may come from a terminal as above or from a program generating command strings. This mode is meant to be used by programs sending commands to the monitor without human intervention. Monitor commands include Download Memory, Examine Memory, Modify Memory, Print Registers, Change Registers, Write Pattern, Set Breakpoint, Test Memory, Display Memory Size, Single Step and GO. • Enter Operating System When the system has completed the power on or reset sequence, it will come up in the monitor mode. After System V/Series 32000 has been installed, the monitor command B $\langle cr \rangle$ will cause the operating system to boot. #### **NMI** A Non-Maskable Interrupt is provided from one of three sources; parity error, MBIC or MMU. To determine the source of the NMI, the NMI status word must be read. Once an NMI has occurred, no more will occur until NMI is again enabled. #### TMRFS, LED ARRAY AND PARITY SELECT The CPU controls the TMRFS signal, the LED array and the parity type selection. Timer, Fail Safe (TMRFS) is a signal which is generated (generally in time critical control situations) to MiniBus to insure that particular functions are still operating. It is meant to provide the system time to shut itself down in an orderly manner in time to prevent catastophic system failure. Five software controllable LED's are provided for user controlled indicators. They are also used by National Semiconductor during the testing phase of production. Even or odd parity is also determined by writing to a particular address location. #### **OPERATING SYSTEM** ICM-3216 uses System V/Series 32000, a validated version of AT&T's UNIX System V. System V/Series 32000 is a powerful, multi-tasking, multi-user operating system with the following key features: - Demand Paged Virtual Memory - Hierarcical file system - Source Code Control System (SCCS) - UNIX to UNIX copy (uucp) - Record and File Locking and High Level Language Programming - C, FORTRAN 77 and (optional) Pascal compilers Reconfigurable binary drivers have been written for the following: - SCSI using the EMULEX disk controller model MD01. - SCSI using the EMULEX tape controller model MT02. - 4 RS232C serial ports. ## • Parallel Printer port. This operating system will be available on streamer tape as an unbundled binary system. The source for the above drivers will be provided for use as examples for those wishing to generate their own drivers. A binary license and distribution agreement will be required. #### **ENCLOSURE** An 8 in. wide X 24 in. tall X 24 in. deep is available for use with the ICM products. This enclosure provides facilities for a power supply, three full height 5 1/4 in disk or tape drives and their controllers and rails for up to 6 ICM boards. The enclosure will be sold with power supply and cabling. Peripherals will be user supplied. The particular ICM package will be ordered seperately. #### **SPECIFICATIONS** #### **PHYSICAL** Width 11.02 in (280 mm) Height 9.18 in (233 mm) Depth 0.80 in (20 mm) #### Connectors | Board/<br>Connector | # of<br>Pins | Function | Connector<br>Type | Mating<br>Connector | |---------------------|--------------|------------|-------------------|---------------------| | CPU J1* | 96 | MiniBus | Direct Connect | Direct Connect | | CPU J2* | 96 | Memory | Direct Connect | Direct Connect | | CPU J3 | 10 | PS Control | 10-pos .156 ctr | AMP 1-641150-0 | | CPU J4 | 10 | Reset/LED | 10-pos .100 ctr | 3M 3473-6000 | | CPU J5 | 50 | SCSI | 50-pos .100 ctr | 3M 3435-6000 | | CPU P1 | 36 | Printer | DB25 female | DB25 male | | CPU P2 | 6 | RS232 | RJ11 6-wire s | RJ11 6-wire p | | CPU P3 | 6 | RS232 | RJ11 6-wire s | RJ11 6-wire p | | CPU P4 | 36 | RS232 | DB25 male | DB25 female | | CPU P5 | 36 | RS232 | DB25 male | DB25 female | | MEM J1* | 96 | MiniBus | Direct Connect | Direct Connect | | MEM J2* | 96 | Memory | Direct Connect | Direct Connect | | V1-V4 | | Power | Banana Plug | Banana Jack | | G1-G4 | * | Ground | Banana Plug | Banana Jack | The Direct Connect Fixtures consist of a special order 96 pin female DIN connector and a shroud to adjust spacing. The connector is attached to the board with the female side on the top. The pins from the bottom of the connector provide a male DIN connector which extends into the shroud. The boards then "stack" together using the MiniBus and Memory Direct Connects to electrically interconnect the boards. This eliminates the need for a backplane and provides the CPU direct access to the entire memory array. #### **RAM ADDRESSING** | ize Space | |----------------------------------------------| | MB 0 to OFFFFF MB 0 to 1FFFFF MB 0 to 3FFFFF | | | ## **EPROM ADDRESSING** At power-up and after a power reset, the MSHADOW flip-flop is asserted. In this condition, EPROM can be read from a starting address of 0 or 800000H. The first CPU access with the most significant address bit (A23) set to 1 clears MSHADOW. At this time, EPROM is available only from a starting address of 800000H. #### **MEMORY MAP** | ADDRESS RANGE,HEX | READ OR WRITE | FUNCTION | | |-------------------|-----------------------------------------|--------------------------------------|--| | 000000-01FFFF | READ,WRITE | Dynamic RAM, bootload EPORM | | | 020000-7FFFFF | READ, WRITE | Dynamic RAM only | | | 800000-81FFFF or | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | 900000-91FFFF | READ | Bootload EPROM | | | A00000-A0001E | READ, WRITE | Clock/Calendar | | | A00020-A0003E | READ, WRITE | Serial Ports 1 and 2 | | | A00040-A0005E | READ, WRITE | Serial Ports 3 and 4 | | | A00080-A00082 | READ, WRITE | Parallel Port | | | A000A0 | READ | I/O channel status register | | | | WRITE | I/O channel command register | | | A000C0 | READ | NMI status | | | | WRITE | MiniBus/TMRSF signal | | | A000C2-A000CA | WRITE | LED Array | | | A000CC | WRITE | Set parity bit | | | A000CE | WRITE | Set parity enable | | | A000E0 | READ | Enable NMI | | | | WRITE | Registers MHL and MCL | | | C00000-FDFFFF | READ, WRITE | MiniBus memory address 000000-3DFFFF | | | FE0000-FEFFFF | READ,WRITE | MiniBus 8-bit I/O access | | | FF0000-FF7FFF | READ,WRITE | MiniBus 16-bit I/O access | | | FFFE00-FFFFFF | READ,WRITE | Interrupt Control Unit | | #### **ENVIRONMENTAL** Operating temperature: OC to +55C Relative Humidity: 0 to 90%, noncondensing #### POWER REQUIREMENTS | | +5 VDC +/-5% | | +12 VDC +/- 5% | -12 VDC +/- 5% | |-------------|--------------|------|----------------|----------------| | | typical | max | | | | CPU Board | 5.7A | 8.5A | 0.25A | 0.25A | | 1 MB Mem Bd | 1.3A | 2.0A | NA | NA | | 4 MB Mem Bd | 1.7A | 2.4A | NA | NA | #### RELIABILITY A comprehensive three phase testing program has been designed to ensure that all products that are shipped will conform completely to specifications through the lifetime of the product. The first phase is an in-circuit test performed on the PCB after it is assembled. The circuitry on the board is exercised with a set of tests designed to uncover any manufacturing induced malfunctions. The second phase is functional testing. The PCB is put in an environmental chamber and exercised with a full set of diagnostic programs. This phase is designed to weed out infant mortality and to ensure board functionality over environmental as well as operational extremes. The third phase is the system configuration test. The PCB is connected to a standard system and is tested with system level software. This test is designed to ensure the board's functionality in a system level environment. The testing program, along with the fact that only preconditioned parts are used (National's A+ conditioning or equivalent), will ensure complete product functionality. #### ORDERING INFORMATION TOR # 004 / | ICM-3216 | Four RS232 serial ports, parallel port, SCSI interface and MiniBus. | | | | |---------------|--------------------------------------------------------------------------------|--|--|--| | ICM-3216-1MEM | ICM-3216 Memory board with 1 Mbyte of 150 nsec DRAM. | | | | | ICM-3216-4MEM | ICM-3216 Memory board with 4 Mbytes of 150 nsec DRAM | | | | | ICM-3216-SYSV | System V/Series32000, UNIX V.2.2 Operating System ported to ICM-3216 hardware. | | | | | ICM-ENCLOSURE | Enclosure for the ICM product line. | | | | | ICM-CBL-TELCO | Cable, Telco, 6-wire, 7 ft. | | | | | ICM-CON-DTE | Adaptor, Telco to DB25 male connector | | | | ICM-CON-DCE Adaptor, Telco to DB25 female connector Documentation ICM-3216M ICM-3216 Hardware Reference Manual (420610289-001) ICM-3216-SYSVMS UNIX V.2.2 Software Manual Set (970610289-001) ICM-3216 ROM Monitor User's Guide (424610289-001) ICM-3216 Device Driver Writer's Guide (424610288-001) ICM-3216 Administrator's Guide (424610287-001) ICM-3216-MONM ICM-3216 Monitor User's Guide (424610289-001) #### **ICM-3216 BLOCK DIAGRAM** CPU COMPLEX 32016 CPU 32201 TCU MINIBUS 1/F 32081 FPU 32082 MMU ( MBIC ) AD00-AD15 ADDR LATCH DRAM ADDR MUX WRDOO DYNAMIC Memory I/O DATA XCVR RMAO-RMA8 A00-A15 DDO-D15 INTERRUPTS Controller 32202 PARALLEL PORT TIME OF LED/CMD ADOO-AD15 ZD0-ZD7 DMA ADDR Latch/Cntr DATA XCVR DMA DATA XCVR/REG Z80 CPU 16KB RAM 16KB PROM DZDO-DZD7 AD00-AD15 A16-A23 ; SCSI Controller 5385 # **National Semiconductor's European Sales Offices** ## **Belgium** National Semiconductor 545, ave. Charles Quint B-1080 Bruxelles Tel. (02) 4 66 18 07 Telex 61 007 ## **Denmark** National Semiconductor (UK) Ltd. 1, Bianco Lunos Alle DK-1868 Frederiksberg Tel. (01) 21 32 11 Telex 15 179 ## **Finland** National Semiconductor (UK) Ltd. Pasilanraitio 6C SF-00240 Helsinki 24 Tel. (90) 14 03 44 Telex 124 854 ## **France** National Semiconductor S.A. Expansion 1000 28, rue de la Redoute F-92260 Fontenay-aux-Roses Tel. (1) 46 60 81 40 Telex 250 956 #### Ireland National Semiconductor (UK) Ltd. Clonskeagh Square Clonskeagh Road Dublin 14 Tel. (01) 69 55 89 Telex 91 047 ## Italy National Semiconductor S.p.A. Via Solferino, 19 I-20121 Milano Tel. (02) 6 59 61 46 Telex 332 835 ## Norway National Semiconductor (UK) Ltd. Box 462 Løkketangen 12 N-1301 Sandvika Tel. (2) 54 74 89 Telex 78 928 ## **Spain** National Semiconductor GmbH Calle Agustin de Foxa, 27 (9. D) 28036 Madrid Tel. (01) 7 33 29 58 Telex 46 133 ## <u>Sweden</u> National Semiconductor AB Box 2016 Stensätravägen 13 S-12702 Skärholmen Tel. (08) 97 01 90 Telex 10 731 #### **Switzerland** National Semiconductor Alte Winterthurerstraße 53 Postfach 567 CH-8304 Wallisellen-Zürich Tel. (01) 8 30 27 27 Telex 59 000 ## The Netherlands National Semiconductor Postbus 90 Pampuslaan 1 1380 AB WEESP Tel. (0 29 40) 8 04 48 Telex 10 956 ## **United Kingdom** National Semiconductor (UK) Ltd. 301 Harpur Centre, Horne Lane, Bedford MK40 1TR Tel. (02 34) 4 71 47 Telex 826 209 ## **West Germany** National Semiconductor GmbH Industriestraße 10 D-8080 Fürstenfeldbruck Tel. (0 81 41) 103-0 Telex 527 649 National Semiconductor GmbH Ferdinandsplatz 11 D-6380 Bad Homburg Tel. (0 61 72) 2 30 11 Telex 415 887 National Semiconductor GmbH Fuhrberger Straße 4 D-3000 Hannover 61 Tel. (05 11) 55 50 41 Telex 923 707 National Semiconductor GmbH Kranstraße 7/I. OG D-7000 Stuttgart 31 Tel. (07 11) 83 60 11 Telex 7 252 288 Your local National Semiconductor Distributor: